

# AN1313 APPLICATION NOTE

# Porting an application from the ST10F168 to the ST10F269

By Charles AUBENAS

# 1 - INTRODUCTION

The ST10F269 is a new derivative of the STMicroelectronics ST10 family of 16-bit single-chip CMOS micro-controllers. It is upward compatible with the ST10F168.

The goal of this document is to enlighten the differences between the ST10F269 and ST10F168 and is intended for hardware or software designers who are adapting an existing application based on the ST10F168 to the ST10F269.

This document will present the modified functionalities of the ST10F269, then the new ones before looking at the modified and the new registers. For each part, the differences with the ST10F168 that may be impacting will be stressed and some advice on the way they can be handled will be given.

September 2013 DocID7589 Rev 2 1/16

# **AN1313 - APPLICATION NOTE**

| TABLE C            | ONTENTS                                 |
|--------------------|-----------------------------------------|
| 1                  | INTRODUCTION                            |
| 2                  | MODIFIED FUNCTIONALITIES                |
| 2.1                | PIN OUT                                 |
| 2.1.1              | Pin 84                                  |
| 2.1.1.1<br>2.1.1.2 | Hardware Impact                         |
| 2.1.1.2            | Pins 17 and 56                          |
| 2.1.2.1            | Hardware Impact                         |
| 2.1.2.2            | Software Impact                         |
| 2.2<br>2.2.1       | XRAM Hardware Impact                    |
| 2.2.2              | Software Impacts                        |
| 2.3                | FLASH EEPROM                            |
| 2.3.1<br>2.3.2     | Hardware Impacts                        |
|                    | Software Impacts                        |
| 2.4<br>2.4.1       | A/D CONVERTER                           |
| 2.4.2              | Software Impacts                        |
| 3                  | NEW FUNCTIONNALITIES                    |
| 3.1                | CAN MODULES                             |
| 3.1.1              | Hardware Impacts                        |
| 3.1.2              | Software Impacts                        |
| 3.2<br>3.2.1       | REAL TIME CLOCK                         |
| 3.2.2              | Software Impacts                        |
| 3.3                | MAC UNIT                                |
| 3.3.1<br>3.3.2     | Hardware Impacts                        |
|                    |                                         |
| 4                  | MODIFIED REGISTERS                      |
| 4.1<br>4.1.1       | PICON REGISTER  Hardware Impacts        |
| 4.1.1              | Software Impacts                        |
| 4.2                | WDTCON REGISTER                         |
| 4.2.1              | Hardware Impacts                        |
| 4.2.2              | Software Impacts                        |
| 5                  | NEW REGISTERS                           |
| 5.1                | NEW REGISTERS IMPACTING THE APPLICATION |
| 5.1.1<br>5.1.1.1   | XPERCON Register  Hardware Impacts      |
| 5.1.1.2            | Software Impacts                        |

# **AN1313 - APPLICATION NOTE**

| 7                           | REFERENCES                                                      | 15             |
|-----------------------------|-----------------------------------------------------------------|----------------|
| 6.2.1<br>6.2.2              | Hardware ImpactSoftware Impact                                  | 14<br>14       |
| 6.2                         | AC CHARACTERISTICS AT 25MHZ                                     | 14             |
| 6.1.2.2<br>6.1.2.3          | Programming Voltage Miscellaneous                               | 14<br>14       |
| 6.1.1<br>6.1.2<br>6.1.2.1   | Absolute Maximum Ratings  DC Characteristics  Operating Voltage | 14<br>14<br>14 |
| 6.1                         | DC CHARACTERISTICS                                              | 14             |
| 6                           | ELECTRICAL CHARACTERISTICS                                      | 14             |
| 5.2.1<br>5.2.2              | ODP4 Register (F1CA <sub>h</sub> / E5 <sub>h</sub> )            | 13<br>13       |
| 5.2                         | NEW REGISTERS NOT IMPACTING THE APPLICATION                     | 13             |
| 5.1.2<br>5.1.2.1<br>5.1.2.2 | POCONx Registers Hardware Impacts Software Impacts              | 12<br>12<br>13 |
|                             |                                                                 |                |

### 2 - MODIFIED FUNCTIONALITIES

#### 2.1 - Pin Out

#### 2.1.1 - Pin 84

This pin was named Vpp/RPD on the ST10F168 and was the 12V input pin for Flash programming. In the ST10F269, it is now only used as RPD as the Flash is a single voltage one.

#### 2.1.1.1 - Hardware Impact

This pin is no longer designed to accept 12V inputs. Its ratings are the same as any other pin: -0.5V to VDD +0.5V.

### 2.1.1.2 - Software Impact

None.

Note: Some applications migth be using the Vpp pin as a protection for Flash programming by software controlling the 12V charge pump. The ST10F269 being now a single voltage Flash, Vpp will appear as permanently "ON" and thus such a protection can not be reproduced with the ST10F269.

### 2.1.2 - Pins 17 and 56

For the ST10F168, these are  $V_{DD}$  pins connected to 5Volts.

For the ST10F269, these pins 17 and 56 are de-coupling pins for the 3,3V and respectively named DC2 and DC1. A de-coupling capacitor must be connected to these pins and the nearest  $V_{SS}$ .

### 2.1.2.1 - Hardware Impact

The application board should be re-designed in order to introduce the decoupling capacitors.

#### 2.1.2.2 - Software Impact

None.

#### 2.2 - XRAM

The ST10F168 has only 6KBytes of extension RAM while the ST10F269 has 10KBytes.

The XRAM address range in the ST10F168 is 00'D000h - 00'E7FFh and is enabled if XPEN (bit 2 of SYSCON register) is set.

The XRAM of the ST10F269 is divided into 2 ranges named XRAM1 of 2KBytes and XRAM2 of 8KBytes:

- The XRAM1 address range is 00'E000h 00'E7FFh if enabled (XPEN set -bit 2 of SYSCON register-AND XRAM1EN set bit 2 of XPERCON register-).
- The XRAM2 address range is 00'C000h 00'DFFFh if enabled (XPEN set -bit 2 of SYSCON register-AND XRAM2EN set bit 3 of XPERCON register-).

# 2.2.1 - Hardware Impact

None.

#### 2.2.2 - Software Impacts

The memory mapping of the application may be impacted by the difference in XRAM size or by the separation in 2 ranges independently selectable.

In the ST10F168, setting XPEN bit in SYSCON register enables the XRAM.

In the ST10F269, setting XPEN bit in SYSCON register enables the XRAM1 only (default reset configuration of the new XPERCON register). Thus accesses to the range 00'D000h - 00'DFFFh that was part of the ST10F168 XRAM will be redirected to external memory.

Three configurations may be seen:

1. Configuration 1: no external memory in address range 00'C000h - 00'CFFFh.

Impact: one register to configure.

Work-around: Set the bit XRAM2EN of XPERCON new register. It enables the second XRAM range. The total XRAM range is then 00'C000h - 00'E7FFh which includes the ST10F168 range.

2. Configuration 2: external memory exists in page 3 and is below 2K Byte size.

Impact: one register to configure, the external memory has to be remapped within page 3.

Work-around: Set the bit XRAM2EN and clear the bit XRAM1EN of XPERCON new register. Then remap your variables to uses the XRAM2 range as your XRAM (bigger than the ST10F168 so no issue) and remap your 2K Byte range of external memory at the XRAM1 location. This way you keep everything within page 3.

3. Configuration 3: external memory exists in page 3 and is above 2K Byte size.

Impact: one register to configure, the external memory to be remapped in another page.

Work-around: Set the bit XRAM2EN of the XPERCON new register and relocate your external memory in page 2 (address range 0x8000 - 0xBFFF) if possible. Then change the link directives according to the new mapping.

Note: The setting of the bits in XPERCON must be done **before** enabling the XBus Peripherals by the XPEN bit of SYSCON.

### 2.3 - Flash EEPROM

The ST10F168 and the ST10F269 don't have the same Flash memories. The embedded Flash of the ST10F269 has a technology really similar to the stand-alone Flash memories of STMicroelectronics.

Table 1: Flash Memories Key Characteristics

|                      | ST10F168                           | ST10F269                              |
|----------------------|------------------------------------|---------------------------------------|
| Flash Size           | 256K Bytes                         | 256K Bytes                            |
| Flash Organization   | 4 banks                            | 7 blocks                              |
| Programming voltage  | 12 Volts                           | 5 Volts                               |
| Programming method   | STEAK <sup>TM</sup>                | Write/Erase Controller                |
| Program/Erase cycles | 10 000, 20 years of data retention | 100.000, ≥ 10 years of data retention |

### 2.3.1 - Hardware Impacts

The 12 Volts input on pin 84 is no longer needed.

### 2.3.2 - Software Impacts

The mapping of the application and the programming and erasing routines are impacted.

ST10F168 bank 0: this range is fully compatible with the block 0 of the ST10F269.

ST10F168 bank 1: this range is now covered by the blocks 1, 2 and 3 of the ST10F269. It is not mandatory to re-map Code and Data: these 3 blocks could be considered as a single range.

ST10F168 bank 2 and bank 3: The highest third of bank 2 and the lowest third of bank 3 correspond to the block 5 of the ST10F269. Code and Data have to be remapped to take care of this separation in three ranges of 64K Bytes if these banks were likely to be independently reprogrammed.

The programming-erasing software must also be rewritten as the ST10F269 does not work with the STEAK $^{\text{TM}}$  but with a Write/Erase Controller.

Figure 1: Flash Memories' Mapping

|           |                      | ST10F168                                           | Flash Mapping                      | ST10F269                                            | Flash Mapping                      |
|-----------|----------------------|----------------------------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------|
| Segment 4 | 13<br>12<br>11<br>10 | 04'FFF<br>04'C000<br>04'8000<br>04'4000<br>04'0000 | Bank 3: 96K Bytes                  | 04'FFF<br>04'C000<br>04'8000<br>04'4000<br>04'0000  | Block 6: 64K Bytes                 |
| 13        | OF<br>OE             | 03'8000                                            |                                    | <b>03'FFF</b><br>03'8000                            |                                    |
| Segment 3 | 0D<br>0C             | 03'7FFF<br>03'4000<br>03'0000                      |                                    | 03'4000<br><b>03'0000</b>                           | Block 5: 64K Bytes                 |
| Segment 2 | 0B<br>0A<br>09<br>08 | 02'C000<br>02'8000<br>02'4000<br><b>02'0000</b>    | Bank 2: 96K Bytes                  | 02'FFFF<br>02'C000<br>02'8000<br>02'4000<br>02'0000 | Block 4: 64K Bytes                 |
|           | 07<br>06             | <b>01'FFFF</b> 01'C000 <b>01'8000</b>              | Bank 1H: 32K Bytes                 | 01'FFFF<br>01'C000<br>01'8000                       | Block 3: 32K Bytes                 |
|           | 05                   | 01'7FFF                                            | Bank 1L <sup>(*)</sup> : 16K Bytes | 01'7FFF<br>01'6000                                  | Block 2 <sup>(*)</sup> : 8K Bytes  |
| nt 1      |                      | 01'4000                                            |                                    | 01'5FFF<br>01'4000                                  | Block 1 <sup>(*)</sup> : 8K Bytes  |
| Segment 1 | 04                   | 01'3FFF<br>01'0000                                 | Bank 0 <sup>(*)</sup> : 16K Bytes  | 01'3FFF<br>01'0000                                  | Block 0 <sup>(*)</sup> : 16K Bytes |
|           | 03<br>02             | 00'FFFF<br>00'8000                                 |                                    | 00'FFFF<br>00'8000                                  |                                    |
|           |                      | 00'7FFF                                            | Bank 1L <sup>(*)</sup> : 16K Bytes | 00'7FFF<br>00'6000                                  | Block 2 <sup>(*)</sup> : 8K Bytes  |
| ent 0     | 1                    | 00'4000                                            |                                    | 00'5FFF<br>00'4000                                  | Block 1 <sup>(*)</sup> : 8K Bytes  |
| Segment 0 | 00                   | 00'3FFF<br>00'0000                                 | Bank 0 <sup>(*)</sup> : 16K Bytes  | 00'3FFF<br>00'0000                                  | Block 0 <sup>(*)</sup> : 16K Bytes |

Note: Bank 0 (Block 0) and Bank 1L (Block 1) may be remapped from segment 0 to segment 1 by setting SYSCON-ROMS1 (before EINIT).

# 2.4 - A/D Converter

The A/D Converter of the ST10F269 is based upon a Resistor-Capacitor circuitry while the ST10F168 one is based upon fully switched capacitors. The ST10F269 does not have the self-calibrated feature, but the guaranteed Total Unadjusted Error is  $\pm$  2 LSB.

# 2.4.1 - Hardware Impacts

The table below lists the differences in the DC characteristics of the two devices.

Table 2: ADC differences

| Parameter                                             | Sumah al          | Limit va          | lues for ST10F168                           | Limit val         | ues for ST10F269                            | Unit     |  |
|-------------------------------------------------------|-------------------|-------------------|---------------------------------------------|-------------------|---------------------------------------------|----------|--|
| Parameter                                             | Symbol            | Minimum           | Maximum                                     | Minimum           | Maximum                                     | Unit     |  |
| Analog Reference voltage                              | V <sub>AREF</sub> | 4.0               | V <sub>DD</sub> + 0.1                       | 4.0               | V <sub>DD</sub> + 0.1                       | V        |  |
| Analog Input Voltage                                  | V <sub>AIN</sub>  | V <sub>AGND</sub> | V <sub>AREF</sub>                           | V <sub>AGND</sub> | V <sub>AREF</sub>                           | V        |  |
| ADC Input capacitance Not sampling Sampling           | C <sub>AIN</sub>  | -<br>-            | 33<br>33                                    | -                 | 10<br>15                                    | pF<br>pF |  |
| Sample time                                           | t <sub>S</sub>    | -                 | 2 t <sub>SC</sub>                           | 2 t <sub>CC</sub> | 16 t <sub>CC</sub>                          |          |  |
| Conversion time                                       | t <sub>C</sub>    | -                 | 14 t <sub>CC</sub> + t <sub>S</sub> + 4 TCL | -                 | 14 t <sub>CC</sub> + t <sub>S</sub> + 4 TCL |          |  |
| Total Unadjusted Error                                | TUE               | -2.0              | +2.0                                        | -2.0              | +2.0                                        | LSB      |  |
| Internal resistance of analog source                  | R <sub>ASRC</sub> | -                 | t <sub>S</sub> [ns]/330 - 0.25              |                   | t <sub>S</sub> [ns]/150 - 0.25              | kΩ       |  |
| Reference supply current running mode power-down mode | I <sub>AREF</sub> |                   |                                             | -                 | 500                                         | μΑ<br>μΑ |  |
| Differential Nonlinearity                             | DNL               |                   |                                             | -0.5              | +0.5                                        | LSB      |  |
| Integral Nonlinearity                                 | INL               |                   |                                             | -1.5              | +1.5                                        | LSB      |  |
| Offset Error                                          | OFS               |                   |                                             | -1.0              | +1.0                                        | LSB      |  |

# 2.4.2 - Software Impacts

None.

### 3 - NEW FUNCTIONNALITIES

#### 3.1 - CAN Modules

The ST10F168 has only one CAN module.

The ST10F269 has two CAN modules which are both identical to the one of the ST10F168. By default none of the CAN modules is enabled. The two modules can be independently enabled or disabled during the initialization phase.

# 3.1.1 - Hardware Impacts

None.

# 3.1.2 - Software Impacts

None.

#### 3.2 - Real Time Clock

This is a new functionality of the ST10F269.

The Real Time Clock is an independent timer. Its clock is directly derived from the clock oscillator so that it can keep on running even in idle or power down mode (if enabled to).

### 3.2.1 - Hardware Impacts

None.

### 3.2.2 - Software Impacts

None. By default this peripheral is disabled.

### 3.3 - MAC Unit

This Multiply and Accumulate unit is a feature added on the ST10F269. It provides DSP-like instructions that may be valuable for signal processing algorithms.

# 3.3.1 - Hardware Impacts

None.

# 3.3.2 - Software Impacts

None.

### 4 - MODIFIED REGISTERS

# 4.1 - PICON Register

Some bits have been added, and some suppressed in this register for the ST10F269.

The Port Input Control register PICON is used to select between TTL and CMOS-like input thresholds. The CMOS-like input thresholds are defined above the TTL levels and feature a defined hysteresis to prevent the inputs from toggling while the respective input signal level is near the thresholds.

In the ST10F168, these functionality is available for all pins of Port 2, Port 3, Port 7 and Port 8.

In the ST10F269, this functionality has been added for the pins of Port 4.

It is also used to select the Output driver characteristics of some pins of the ST10F168 but no longer on the ST10F269 where the POCONx registers have been added for this purpose (see New Registers section).

| ST10F  | ST10F168: PICON (F1C4h / E2h) ESFR R |      |      |          |        |        |        |       | Reset | Value: | 0000h |       |         |        |       |
|--------|--------------------------------------|------|------|----------|--------|--------|--------|-------|-------|--------|-------|-------|---------|--------|-------|
| 15     | 14                                   | 13   | 12   | 11       | 10     | 9      | 8      | 7     | 6     | 5      | 4     | 3     | 2       | 1      | 0     |
| P8LOUT | P7LOUT                               | -    | -    | P3HOUT   | P3LOUT | P2HOUT | P2LOUT | P8LIN | P7LIN | -      | -     | P3HII | N P3LIN | P2HIN  | P2LIN |
| RW     | RW                                   |      |      | RW       | RW     | RW     | RW     | RW    | RW    |        |       | RW    | RW      | RW     | RW    |
| ST10F2 | 269: PIC                             | ON ( | F1C4 | h / E2h) | )      |        | ESFR   |       |       |        |       |       | Reset   | Value: | 0000h |
| 15     | 14                                   | 13   | 12   | 11       | 10     | 9 8    | 7      | 6     | . 5   | 5      | 4     | 3     | 2       | 1      | 0     |
| -      | -                                    | -    | -    | -        | -      |        | P8LI   | N P7L | .IN - |        | P4LIN | P3HIN | P3LIN   | P2HIN  | P2LIN |
|        |                                      |      |      |          |        |        | RW     | / RV  | V     |        | RW    | RW    | RW      | RW     | RW    |
| Bit Na | Bit Name Function                    |      |      |          |        |        |        |       |       |        |       |       |         |        |       |

| Bit Name | Function                                                                  |                      |
|----------|---------------------------------------------------------------------------|----------------------|
| PxLIN    | Port x Low Byte Input Level Selection                                     |                      |
|          | 0 Pins P2.7P2.0 switch on standard TTL input levels                       |                      |
|          | 1 Pins P2.7P2.0 switch on special threshold input levels                  |                      |
| PxHIN    | Port x High Byte Input Level Selection                                    |                      |
| P4LIN    | Port 4 Input Level Selection                                              | Added on<br>ST10F269 |
| PxLOUT   | Port x Low Byte Output Driver Characteristic Selection                    | Only for ST10F168    |
|          | 0 Pins Px.70 output driver strength is reduced after reaching VOL or VOH  |                      |
|          | 1 Pins Px.70 output drive is not reduced after reaching VOL or VOH        |                      |
| PxHOUT   | Port x High Byte Output Driver Characteristic Selection                   | Only for ST10F168    |
|          | 0 Pins Px.158 output driver strength is reduced after reaching VOL or VOH |                      |
|          | 1 Pins Px.158 output drive is not reduced after reaching VOL or VOH       |                      |

# 4.1.1 - Hardware Impacts

None.

### 4.1.2 - Software Impacts

The initialization of the PICON register is impacted. Moreover some other registers will have to be configured.

The initialization of the output driver characteristic has to be done through the POCON registers and the high byte of the PICON register is reserved on the ST10F269. Check that the ST10F168 software was not writing in bit4 of PICON which is no longer reserved on the ST10F269.

# 4.2 - WDTCON Register

Some bits have been added for the ST10F269.

Each of the different reset sources is indicated in the WDTCON register of the ST10F269. The indicated bits are cleared with the EINIT instruction. It is thus possible to identify the reset during the initialization phase.

| ST10F | ST10F168: WDTCON (FFAEh / D7h)                       |    |     |     |    | SFR |   |     |       |      | Reset Value: 000> |      |     | 000Xh |       |
|-------|------------------------------------------------------|----|-----|-----|----|-----|---|-----|-------|------|-------------------|------|-----|-------|-------|
| 15    | 14                                                   | 13 | 12  | 11  | 10 | 9   | 8 | 7   | 6     | 5    | 4                 | 3    | 2   | 1     | 0     |
|       |                                                      |    | WDT | REL |    |     |   | -   | -     | -    | -                 | -    | -   | WDTR  | WDTIN |
| RW    |                                                      |    |     |     |    |     |   |     |       |      |                   | R    | RW  |       |       |
| ST10F | ST10F269: WDTCON (FFAEh / D7h) SFR Reset Value: 000X |    |     |     |    |     |   |     | 000Xh |      |                   |      |     |       |       |
| 15    | 14                                                   | 13 | 12  | 11  | 10 | 9   | 8 | . 7 | 6     | 5    | 4                 | 3    | 2   | . 1   | 0     |
|       |                                                      |    | WDT | REL |    |     |   | -   | -     | PONR | LHWR              | SHWR | SWR | WDTR  | WDTIN |
| RW    |                                                      |    |     |     |    |     |   |     | •     | R    | R                 | R    | R   | R     | RW    |

| Bit       | Function                                                          |     |
|-----------|-------------------------------------------------------------------|-----|
| WDTIN     | Watchdog Timer Input Frequency Selection                          |     |
|           | 0 Input frequency is f <sub>CPU</sub> / 2                         |     |
|           | 1 Input frequency is f <sub>CPU</sub> / 128                       |     |
| WDTR      | Watchdog Timer Reset Indication Flag                              |     |
|           | Set by the watchdog timer on an overflow.                         |     |
|           | Cleared by a hardware reset or by the SRVWDT instruction.         |     |
| SWR 1)    | Software Reset Indication Flag                                    | New |
|           | Set by the SRST execution.                                        |     |
|           | Cleared by the EINIT instruction.                                 |     |
| SHWR 1)   | Short Hardware Reset Indication Flag                              | New |
|           | Set by the input RSTIN.                                           |     |
|           | Cleared by the EINIT instruction.                                 |     |
| LHWR 1)   | Long Hardware Reset Indication Flag                               | New |
|           | Set by the input RSTIN.                                           |     |
|           | Cleared by the EINIT instruction.                                 |     |
| PONR 1)2) | Power-On (Asynchronous) Reset Indication Flag                     | New |
|           | Set by the input RSTIN if a power-on condition has been detected. |     |
|           | Cleared by the EINIT instruction.                                 |     |
| WDTREL    | Watchdog Timer Reload Value (for the high byte)                   |     |

Note: More than one reset indication flag may be set. After EINIT, all flags are cleared. Power-on is detected when the internal voltage rises from 0V to a value > 2.0V is recognized.

# 4.2.1 - Hardware Impacts

None.

# 4.2.2 - Software Impacts

None if the ST10F168 software was masking the non-implemented bits.

# 5 - NEW REGISTERS

# 5.1 - New Registers Impacting the Application

This section presents new registers that have to be considered when porting an application running on the ST10F168 onto the ST10F269.

# 5.1.1 - XPERCON Register

The ST10F269 has a new register named XPERCON that allows the XBUS peripherals to be separately selected for being visible to the user by means of corresponding bits. If not selected (not activated with a bit of XPERCON) **before** the XPEN bit in SYSCON is set, the corresponding address space, port pins and interrupts are not occupied by the peripheral, and thus this peripheral is not visible and not available.

| ST10F269: XPERCON (F024h / 12 |    |    |    |    |    |   | ESFR |   |   |   |       |         | Reset Value: 0005 |        |        |  |
|-------------------------------|----|----|----|----|----|---|------|---|---|---|-------|---------|-------------------|--------|--------|--|
| 15                            | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6 | 5 | 4     | 3       | 2                 | 1      | 0      |  |
| -                             | -  | -  | -  | -  | -  | - | -    | - | - | - | RTCEN | XRAM2EN | XRAM1EN           | CAN2EN | CAN1EN |  |
|                               |    |    |    |    |    |   |      |   |   |   | RW    | RW      | RW                | RW     | RW     |  |

Table 3: XPERCON Register Bits

| Bit<br>Number | Bit Name |   | Function                                                                                                                                                                                                                        | Reset<br>Value |
|---------------|----------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0             | CAN1EN   |   | CAN1 Enable Bit                                                                                                                                                                                                                 | 1              |
|               |          | 0 | Accesses to the on-chip CAN1 XPeripheral and its functions are disabled (P4.5 and P4.6 pins can be used as general purpose IOs, but address range 00'EE00h -00EFFFh is only directed to external memory if CAN2EN is '0' also.) |                |
|               |          | 1 | The on-chip CAN1 XPeripheral is enabled and can be accessed.                                                                                                                                                                    |                |
| 1             | CAN2EN   |   | CAN2 Enable Bit                                                                                                                                                                                                                 | 0              |
|               |          | 0 | Accesses to the on-chip CAN2 XPeripheral and its functions are disabled (P4.5 and P4.6 pins can be used as general purpose IOs, but address range 00'EE00h -00EFFFh is only directed to external memory if CAN1EN is '0' also.) |                |
|               |          | 1 | The on-chip CAN2 XPeripheral is enabled and can be accessed.                                                                                                                                                                    |                |
| 2             | XRAM1EN  |   | XRAM1 Enable Bit                                                                                                                                                                                                                | 1              |
|               |          | 0 | Accesses to the on-chip 2KByte XRAM are disabled, external access performed.                                                                                                                                                    |                |
|               |          | 1 | The on-chip 2KByte XRAM is enabled and can be accessed.                                                                                                                                                                         |                |
| 3             | XRAM2EN  |   | XRAM2 Enable Bit                                                                                                                                                                                                                | 0              |
|               |          | 0 | Accesses to the on-chip 8KByte XRAM are disabled, external access performed.                                                                                                                                                    |                |
|               |          | 1 | The on-chip 8KByte XRAM is enabled and can be accessed.                                                                                                                                                                         |                |
| 4             | RTCEN    |   | RTC Enable Bit                                                                                                                                                                                                                  | 0              |
|               |          | 0 | Accesses to the on-chip Real Time Clock are disabled, external access performed. Address range 00'EC00h-00'EFFFh is only directed to external memory if CAN1EN and CAN2EN are '0' also.                                         |                |
|               |          | 1 | The on-chip Real Time Clock is enabled and can be accessed.                                                                                                                                                                     |                |
| 515           |          |   | Reserved                                                                                                                                                                                                                        |                |

### 5.1.1.1 - Hardware Impacts

None.

### 5.1.1.2 - Software Impacts

The value has to be changed from its default reset one to match XRAM size compatibility. Refer to XRAM section for more details.

#### 5.1.2 - POCONx Registers

These are new registers of the ST10F269.

The port output control registers POCONx allow to select the port output driver characteristics of a port. The aim of these selections is to adapt the output drivers to the application's requirements, and to improve the EMI behavior of the device. Two characteristics may be selected:

- Edge characteristic defines the rise/fall time for the respective output, i.e. the transition time. Slow edge reduce the peak currents that are sunk/sourced when changing the voltage level of an external capacitive load. For a bus interface or pins that are changing at frequency higher than 1MHz, however, fast edges may still be required.
- Driver characteristic defines either the general driving capability of the respective driver, or if the driver strength is reduced after the target output level has been reached or not. Reducing the driver strength increases the output's internal resistance, which attenuates noise that is imported via the output line. For driving LEDs or power transistors, however, a stable high output current may still be required.

**POCONX ESFR** Reset Value: 0000h 15 8 0 14 13 12 11 10 9 6 5 4 3 **PNzDC** PN<sub>7</sub>FC **PNyDC PNyEC PNxFC PNxFC PNwEC PNwEC** RW RW RW RW RW RW RW

Table 4: POCONx Registers Bits

| Bit   |    | Function                                                             | Reset value |
|-------|----|----------------------------------------------------------------------|-------------|
| PNxEC |    | Port Nibble x Edge Characteristic (rise/fall time)                   | 00          |
|       | 00 | Fast edge mode, rise/fall times depend on the driver's dimensioning. |             |
|       | 01 | Slow edge mode, rise/fall times ~60 ns                               |             |
|       | 10 | Reserved                                                             |             |
|       | 11 | Reserved                                                             |             |
| PNxDC |    | Port Nibble x Driver Characteristic (output current)                 | 00          |
|       | 00 | High Current mode:                                                   |             |
|       |    | Driver always operates with maximum strength.                        |             |
|       | 01 | Dynamic Current mode:                                                |             |
|       |    | Driver strength is reduced after the target level has been reached.  |             |
|       | 10 | Low Current mode:                                                    |             |
|       |    | Driver always operates with reduced strength.                        |             |
|       | 11 | Reserved                                                             |             |

The new registers are the following:

- POCON0L, POCON0H, POCON1L, POCON1H, POCON2, POCON3, POCON4, POCON5, POCON6, POCON7 and POCON8 dealing with the respective ports,
- POCON20 dealing with the dedicated pins ALE, RD and WR.

# 5.1.2.1 - Hardware Impacts

ST10F168 and ST10F269 ports don't have the same behavior in their default reset configuration. The ST10F269 default reset values select the "Fast Edge Mode" and the "High Current Mode", while the ST10F168 is designed for "Fast Edge Mode" and "Dynamic Current Mode".

# 5.1.2.2 - Software Impacts

To have on the ST10F269 a behavior equivalent to the ST10F168's one, POCONx values must be set to the following:

- 0x0044h for POCON0L, POCON0H, POCON1L, POCON1H, POCON4, POCON5, POCON6, POCON7, POCON8 and POCON20,
- 0x4444h for POCON2 and POCON3.

# 5.2 - New Registers not Impacting the Application

# 5.2.1 - ODP4 Register (F1CAh / E5h)

This is a new register of the ST10F269. For CAN configuration support, Port 4 has a new open drain function controlled with this register.

# 5.2.2 - EXISEL Register (F1DAh / DAh)

This register, standing for External Interrupt Source Selection, has been added in the ST10F269.

The purpose of this new register is to select the interrupt sources of the fast external interrupts among the other peripherals. For example the CANy controller receive signal (CANy\_RxD) can be used to interrupt the system (y = 1,2).

### 6 - ELECTRICAL CHARACTERISTICS

# 6.1 - DC Characteristics

# 6.1.1 - Absolute Maximum Ratings

They are the same.

### 6.1.2 - DC Characteristics

# 6.1.2.1 - Operating Voltage

The ST10F269 appears like a 5V device externally but operates at a lower internal voltage thanks to a voltage regulator.

# **Hardware Impacts**

The pins 56 and 17 which were used as  $V_{DD}$  and GND for the ST10F168. Now for the ST10F269, these pins are named DC1 and DC2, respectively pins 56 and 17, and are used as de-coupling pins for the internal core supply.

# **Software Impacts**

None.

### 6.1.2.2 - Programming Voltage

The ST10F269 has a single voltage Flash Memory.

# **Hardware Impacts**

The 12V input on the pin 84 is no longer needed.

# **Software Impacts**

None.

### 6.1.2.3 - Miscellaneous

Table 5 : DC Characteristics Differences

| Symbol            | Parameter                                                                    | ST10F168 |                           | ST10F269 |                           | l lmi4 |
|-------------------|------------------------------------------------------------------------------|----------|---------------------------|----------|---------------------------|--------|
|                   |                                                                              | Minimum  | Maximum                   | Minimum  | Maximum                   | Unit   |
| HYS               | Input Hysteresis (special threshold)                                         | 300      | -                         | 400      | -                         | mV     |
| I <sub>ALEH</sub> | ALE active current                                                           | -        | 600                       | -        | 500                       | μA     |
| I <sub>PD</sub>   | Power-down mode supply current                                               | -        | 100                       | -        | 500                       | μΑ     |
| I <sub>PD2</sub>  | Power-down mode supply current (Real time clock enabled, oscillator enabled) | -        | -                         | -        | 5                         | mA     |
| I <sub>CC</sub>   | Power supply current                                                         | -        | 20 + 6 x F <sub>CPU</sub> | -        | 30 + 4 x F <sub>CPU</sub> | mA     |
| I <sub>ID</sub>   | Idle mode supply current                                                     | -        | 20 + 3 x F <sub>CPU</sub> | -        | 20 + F <sub>CPU</sub>     | mA     |

# 6.2 - AC characteristics at 25MHz

# 6.2.1 - Hardware Impact

None.

# 6.2.2 - Software Impact

None.

# 7 - REFERENCES

The following internal documents were used to write this application note:

- ST10F269 Data sheet.
- ST10F168 Data sheet.

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com